NXP Semiconductors /MIMXRT1011 /CCM /CCGR5

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CCGR5

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0CG00CG10CG20CG30CG40CG50CG60CG70CG80CG90CG10 0CG11 0CG12 0CG13 0CG14 0CG15

Description

CCM Clock Gating Register 5

Fields

CG0

rom clock (rom_clk_enable)

CG1

flexio1 clock (flexio1_clk_enable)

CG2

wdog3 clock (wdog3_clk_enable)

CG3

dma clock (dma_clk_enable)

CG4

kpp clock (kpp_clk_enable)

CG5

wdog2 clock (wdog2_clk_enable)

CG6

Reserved

CG7

spdif clock (spdif_clk_enable)

CG8

Reserved

CG9

sai1 clock (sai1_clk_enable)

CG10

Reserved

CG11

sai3 clock (sai3_clk_enable)

CG12

lpuart1 clock (lpuart1_clk_enable)

CG13

Reserved

CG14

snvs_hp clock (snvs_hp_clk_enable)

CG15

snvs_lp clock (snvs_lp_clk_enable)

Links

() ()